## 8-bit, serial IN, parallel OUT driver BA829

The BA829 is an 8-bit, serial input, parallel output driver. This is a monolithic IC developed for use in thermal print heads, LED character displays, and other similar applications.

- Applications

Thermal print head drivers
LED character displays

## - Features

1) Can drive up to 300 mA .
2) Controlling the strobe terminal with the drive timing pulse enables current to be reduced when drive is not being carried out.
3) Using the data output terminal for the next data input enables secondary connections.
4) The digital ground and power ground are separated.
5) A latch is included between the shift register and driver output.
6) A stand-by function is built in.
( $10 \mu \mathrm{~A}$ typ. at stand-by)

- Pin assignments

- Block diagram

- Absolute maximum ratings $\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Limits | Unit |
| :--- | :---: | :---: | :---: |
| Applied voltage | $\mathrm{V}_{\mathrm{cc}}$ | 7.0 | V |
| Power dissipation | Pd | 1100 | mW |
| Operating temperature | Topr | $-25 \sim+70$ | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg | $-55 \sim+125$ | ${ }^{\circ} \mathrm{C}$ |
| Input voltage | $\mathrm{V}_{\mathrm{IN}}$ | $-0.3 \sim \mathrm{~V} \mathrm{Cc}$ | V |
| Output voltage | $\mathrm{V}_{\text {out }}$ | 15 | V |

-Recommended operating conditions (Topr $=-25$ to $+70^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Conditions |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :--- | :---: |
| Power supply voltage | Vcc | 4.5 | 5.0 | 5.5 | V |  | - |
| Clock frequency | tcLk | - | - | 500 | kHz |  | - |
| Power setup time | tpset | 500 | - | - | ns | Fig.4 |  |
| Clock pulse width | twc | 1 | - | - | $\mu \mathrm{s}$ | Fig.4 |  |
| Data setup time | tDset | 300 | - | - | ns | Fig.4 |  |
| Data hold time | tDhold | 400 | - | - | ns | Fig.4 |  |
| Latch pulse timing time 1 | tLT1 | 600 | - | - | ns | Fig.4 |  |
| Latch pulse timing time 2 | tLT2 | 250 | - | - | ns | Fig.4 |  |
| Latch pulse width | twL | 800 | - | - | ns | Fig.4 |  |
| Strobe pulse timing time 1 | tst1 | 300 | - | - | ns | Fig.4 |  |
| Strobe pulse timing time 2 | tsT2 | 300 | - | - | ns | Fig.4 |  |
| Strobe pulse width | tws | 3 | - | - | $\mu \mathrm{s}$ | Fig.4 |  |
| Voltage between GNDs* | VG | - | - | 0.2 | V |  |  |

* This is the phase differential between the L-GND and the P-GND. Shorting should be kept as close to the power supply as possible, but the range should be such that the phase differential between the L-GND pin and the P-GND pin does not exceed 0.2 V .
- Electrical characteristics (unless otherwise noted, $\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{Vcc}=5.0 \mathrm{~V}$ )

| Parameter | Symbol | Min. | Typ. | Max. | Unit | Conditions | Measurement circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply current (1) | Icc1 | - | 10 | 20 | $\mu \mathrm{A}$ | PSW "L" | Fig. 1 |
| Supply current (2) | Icc2 | - | 110 | 158 | mA | PSW "H", STB "H" | Fig. 1 |
| Supply current (3) | Icc3 | - | 14 | 20 | mA | PSW "H", STB "L" | Fig. 1 |
| Output pin ON voltage | Voon | - | 0.4 | 0.6 | V | loon $=300 \mathrm{~mA}$ | Fig. 1 |
| Output pin leakage current | looff | - | 10 | 50 | $\mu \mathrm{A}$ | $\mathrm{Vo}=13.5 \mathrm{~V}$ | Fig. 1 |
| Data transfer speed | fclk | 500 | - | - | kHz | - | Fig. 1 |
| Input high level voltage | $\mathrm{V}_{\mathrm{H}}$ | 2.6 | - | - | V | - | Fig. 2 |
| Input low level voltage | VIL | - | - | 0.8 | V | - | Fig. 2 |
| Input high level current | $\mathrm{llH1}$ | - | 0.1 | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{I}}=3.4 \mathrm{~V}$, CLK, LATCH, DATA, STB pin | Fig. 1 |
| Input low level current | lıL1 | - | -0.01 | -0.1 | mA | $\mathrm{V}_{\mathrm{I}}=0.4 \mathrm{~V}, \mathrm{CLK}$, LATCH, DATA, STB pin | Fig. 1 |
| " H " level data output voltage | Vоон | 2.8 | 3.0 | - | V | I DOH $=-400 \mu \mathrm{~A}$ | Fig. 1 |
| "L" level data output voltage | Vool | - | 0.3 | 0.4 | V | $\mathrm{IDOL}=\Delta 1.6 \mathrm{~mA}$ | Fig. 1 |
| Data output delay time | toly | - | 0.6 | 1.0 | $\mu \mathrm{s}$ | $\mathrm{RLD}=10 \mathrm{k} \Omega$ | - |
| Data output delay time | tDHL | - | 0.6 | 2.0 | $\mu \mathrm{s}$ | RLD $=10 \mathrm{k} \Omega$ | - |
| Printing output delay time | tol | - | - | 10 | $\mu \mathrm{s}$ | $\mathrm{R}_{\mathrm{L}}=560 \Omega, \mathrm{~V}_{\mathrm{O}}=13.5 \mathrm{~V}$ | - |
| Printing output delay time | tohl | - | - | 10 | $\mu \mathrm{s}$ | $\mathrm{RL}_{\mathrm{L}}=560 \Omega, \mathrm{~V}_{\mathrm{O}}=13.5 \mathrm{~V}$ | - |
| Input high level current | ІІн2 | - | 0.04 | 0.1 | mA | $\mathrm{V}_{\mathrm{I}}=3.4 \mathrm{~V}$, PSW pin | Fig. 1 |
| Input low level current | lıL2 | - | 0.1 | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{I}}=0.4 \mathrm{~V}$, PSW pin | Fig. 1 |

- Measurement circuits


Fig. 1


Fig. 2

- Input / output circuits

(a) INPUT (CLK , DATA , LATCH , STB )

(b) INPUT (PSW)

(c) OUTPUT (Dout)

Fig. 3

- Timing chart


Fig. 4

- Application example


Fig. 5

## - Electrical characteristic curves



Fig. 6 Output supplied voltage vs. output current and range of usdoility
This product should be used within the range indicated by the shaded section above, even if the load includes reactance.


Fig. 7 Ambient temperature vs. power dissipation


Fig. 8 Output duty maximum output current (when all bits are on, duty cycle is 1 Hz or higher)

- Circuit operation

The BA829 has the internal configuration shown in the logic diagram, with the following five input pins: clock (CLK), data (DATA), latch (LATCH), strobe (STB), and power switch (PSW).
Data input is synchronized to the clock, with data being read serially at the rising edge and latched at the rising edge of the shift register after it has shifted. The latched data appears at output terminals $\mathrm{O}_{1}$ to $\mathrm{O}_{8}$, depending on the strobe input, with that pulse width
being the same as that of the strobe input.
The data output pin DOUT is used when ICs are connected in cascade format, and when the output for the last stage of the shift register appears, is connected to the next data input pin DATA.
When these clock and strobe latches and power switch are used in common, the output pins can be increased by eight bits each.
In stand-by mode, the power switch is set to " L ".

## - External dimensions (Units: mm)



DIP18

